

# Hardware Support for Neural Networks and Deep Learning

Taylor Bergeron, Clayton Dembski, Nathan Dennler, Mikayla Fischler, Zoraver Kang, Matthew LeMay, Floris van Rossum

## **Overview**

- 1. What are Neural Networks?
- 2. How can we speed up Neural Network training?
- 3. What kind of hardware exists that supports neural networks?
- 4. What is the future of hardware support for Neural Networks?

## Overview

- → 1. What are Neural Networks?
  - a. Use-Cases
  - b. How they classify
  - c. How they are trained
  - 2. How can we speed up Neural Network training?
  - 3. What kind of hardware exists that supports neural networks?
  - 4. What is the future of hardware support for Neural Networks?

Worcester Polytechnic Institute



## Uses

- Image Processing and Object Detection
  - Facial Recognition
  - Object Labeling
    - Cars -- see self driving cars
    - Dogs, cats, trees, ect
  - Generating new data from given data
    - Generative Additive Networks
- Forecasting
  - Predicting weather
  - Predicting trends in stocks
- Natural Language Processing
  - Siri, Ok Google, Alexa







# What are Neural Networks?

- An umbrella term for a series of Machine Learning Algorithms that help us Cluster and Classify data using methods of statistics and supervised learning
- Less formally: a model trained to recognize trends and patterns in data, and use these trends to predict the results of new data
- Example was trained on MNIST:
  - Dataset made up of handwritten numbers and the corresponding label
  - Goal is number recognition





# **How does a Neural Network Function?**

## Made up of

- Input Layer
  - This is where data is entered
- Hidden layers
  - O This is where the data is processed
  - The number of layers and feed into method are application specific
- Output Layer
  - This is where the prediction is made
- Each Layer is made up of perceptrons
  - These take in individual pieces of data and classify it in some novel way
- We can process each perception in



# Example

### Input Layer

A 48 by 48 array of float pixel
 intensities representing the number
 9

## • Hidden layer 1

 Data Classified as Either White or Black based on pixel intensity

## Hidden Layer 2:

 Regions where black pixels meet white pixels classified as edges

## Hidden layer 3

 Edges classified by relation as a straight line and a circle

## Output Layer

 A circle over a straight line classified as a 9. Output the value TRUE at the output node corresponding to 9



For this example, each
Data Point is made up of
an X location and a Pixel
Intensity

Our classification function is linear and set by a decision boundary of f(x) = mx +b m and b are our weights: they control the position and orientation of our boundary. Anything above the line is classified as type 1 Anything below is classified as type 2



We can do this all **in Parallel** by feeding in our data as a matrix:

[Data1, Data2, ...] \* W1, W2

Anything above the line is classified as type 1 Anything below is classified as type 2

This is a Binary Classifier





# How does an individual perceptron classify the data given to it?

Through some classification (Mathematical) function

- The individual weights and parameters of each function are trained by giving the model real examples followed by the expected result of the example
- Simplest are linear classifiers
  - omx+b
  - This is the example that will be used in the slides to follow
- Can have polynomial and nonlinear classifiers
- Can have hard and soft margin classifiers (SVMs)
  - O These are trained to split the data in a way that leaves the largest gap between the data points



How a perceptron updates its data



We get a new piece of data



The perceptron guesses, based on its classifier, what the data is



We inform the model if the guess was correct.

If it is, the model stays as it is





We get a new piece of data



We guess its classification



Guess is incorrect. We need to update our line



## Location

Line updates











## Location

Update our linear separator

Because we can evaluate, check, and update our separator for large amounts of data at the same time, this is a chance for parallelization





# How Do We Train a Perceptron?

- The process of updating our linear separator is done through an algorithm called gradient descent:
- To update our line, we first create a Loss Function.
   This function tells us how accurate our measure is, and is essentially some function of the ratio of the number we have correct vs incorrect compared to the relative positions of the actual markers. There are multiple loss functions for different ways of evaluating your data
- This function has a local minimum, which represents the smallest loss, or smallest misclassification possible.
- If you remember from your calculus classes, we can find this local extrema by analyzing the slope of the function: we take and analyze the derivative of our loss function.
- Less mathematically, this is what we do:

# How Do We Train The Entire System

We know what the output should be for this layer



We don't know what the output should be for this layer

So how do we find this out?

# Backpropagation

Each node is the full derivative (the total of All the partials) of the layers above it

When we feed in data to update, we know the starting and ending points, not the points in between. This means that we don't know what the "correct" results of the hidden layers are. To update Every. Single. Neuron, we must first update the outermost layer, then reverse engineer what the input to that layer should be from the output of that layer to find out what the correct output of the previous layer should be.







Put the data output through the inverse of the perceptron classification to find the input to the given perceptron (this can be done in parallel for the layer)







# Why do we need hardware support?

- Using neural networks to classify data is Expensive
- All of the data inside of an individual neuron can be processed in parallel
  - This becomes a series of matrix multiplications
- All of the data processed in a given layer can be done in parallel
- Multiple data inputs can be processed at once
  - O EX: Can classify a handwritten 8, 9, and 1 at the same time
- But Training models is even more expensive

## **Overview**

- 1. What are Neural Networks?
  - a. Use-Cases
  - b. How they classify
  - c. How they are trained
- 2. How can we speed up Neural Network training?
- 3. What kind of hardware exists that supports neural networks?
- 4. What is the future of hardware support for Neural Networks?

## **Neural Networks in Code**

## Matrix operations

- Multiplication
- O Addition
- Binarized Neural
   Network matrix
   multiplication (pictured right)

```
#pragma omp parallel for
   for(int i=0;i<n;i+=fBlkl)
     for(int j=0:j<m;j+=fBlkJ)
      for(intk=0:k< k:k+=fBlkK) {
       for(int jj=0;jj<fBlkJjj++)
         for(int kk=0:kk<fBlkK:kk++)
           bt[ij][kk] = B[(k + kk)*m + j + ij];
        for(int ii=0;ii<fBlklji+=fBlkll)
         for(int jj=0; jj<fBlkJ; jj+=fBlkJJ)
           for(int kk=0:kk<fBlkK:kk+=fBlkKK)
            ct_00 = C[(i+i+0)^m+j+j+0]; ct_01 = C[(i+i+0)^m+j+j+1];
            ct_10 = C[(i+i+1)^m+j+j+0]; ct_11 = C[(i+i+1)^m+j+j+1];
            ct 20 = C[(i+ii+2)*m+j+ji+0]; ct_21 = C[(i+i+2)*m+j+j+1];
            ct 30 = C[(i+i+3)^*m+j+j+0]; ct 31 = C[(i+i+3)^*m+j+j+1];
             for(intkkk=0;kkk < fBlkKK;kkk++){
              b0 = bt[i+0][kk+kkk];b1 = bt[ii+1][kk+kkk];
              ct 00+=popcnt(A[(i+ii+0)* k+k+kk+kkl/b0);
              ct_01+=popcnt(A[(i+ii+0)* k + k+k+k+kk]^b1);
              ct 10+=popcnt(A[(i+ii+1)* k+k+kk+kkk]^b0);
              ct 11+=popcnt(A[(i+ii+1)* k+k+kk+kkk]^b1);
              ct 20 += popcnt(A[(i+ii+2)* k + k+kk+kkk]^b0);
              ct 21+=popcnt(A[(i+ii+2)* k+k+kk+kkk]^b1);
              ct 30+=popcnt(A[(i+ii+3)* k+k+kk+kkk]^b0);
              ct 31+=popcnt(A[(i+ii+3)* k+k+kk+kkk]^b1);
             C[(i+ii+0)^m+j+j+0] = ct_00; C[(i+ii+0)^m+j+j+1] = ct_01;
             C[(i+ii+1)*m+j+j+0] = ct 10; C[(i+ii+1)*m+j+j+1] = ct 11;
             C[(i+i+2)^m+j+j+0] = ct 20; C[(i+i+2)^m+j+j+1] = ct 21;
             C[(i+i+3)*m+j+j+0] = ct_30; C[(i+i+3)*m+j+j+1] = ct_31;
Fig. 5. CPU implementation of binarized matrix multiply (C = A x B).
```

#### **Measurement Metrics**

- Training time can be used as a metric to evaluate the performance of different architectures
- Inference takes much less time (<< 1 second) Figure 7.5 Training set sizes and training time for several DNNs [Iandola 2016]

| Type of data | Problem area                  | Size of<br>benchmark's<br>training set | DNN architecture     | Hardware                | Training time |
|--------------|-------------------------------|----------------------------------------|----------------------|-------------------------|---------------|
| text [1]     | word prediction<br>(word2vec) | 100 billion words<br>(Wikipedia)       | 2-layer skip<br>gram | 1 NVIDIA<br>Titan X GPU | 6.2 hours     |
| audio [2]    | speech<br>recognition         | 2000 hours (Fisher<br>Corpus)          | 11-layer RNN         | 1 NVIDIA<br>K1200 GPU   | 3.5 days      |
| images [3]   | image<br>classification       | 1 million images<br>(ImageNet)         | 22-layer CNN         | 1 NVIDIA K20<br>GPU     | 3 weeks       |
| video [4]    | activity<br>recognition       | 1 million videos<br>(Sports-1M)        | 8-layer CNN          | 10 NVIDIA<br>GPUs       | 1 month       |

Measured in predictions per second

### Overview

- 1. What are Neural Networks?
- → 2. How can we speed up Neural Network training?
  - a. Software Speedups
  - b. Hardware Speedups
  - 3. What kind of hardware exists that supports neural networks?
  - 4. What is the future of hardware support for Neural Networks?



## Non-hardware Specific Speedups

- Pre-processing data
- Reduce number of layers
- Parallelization
  - Clusters
  - O Threads
- More efficient code
  - Ex: Make better use of caches

### **Hardware Constraints**

- Memory Bandwidth
- Numeric Operations
- Power
- Parallelization



# **Floating Point Representation**

Slide courtesy of Professor Lauer's CS 2011 lecture notes

- Numerical Form: (-1)<sup>s</sup> x M x 2<sup>E</sup>
  - Sign bit s determines whether number is negative or positive
  - Significand M normally a fractional value in range [1.0, 2.0).
  - Exponent E weights value by power of two
- Encoding: s exp frac
  - MSB s is sign bit s
  - exp field encodes E (but is not equal to E)
  - frac field encodes M (but is not equal to M)



# **Floating Point Numbers**

## Higher Precision

- O More computing power = More power consumption
- Slower Computations

#### Lower Precision

- Less computer power = Less power consumption
- o Faster Computations
- Ex: TPU uses half-precision 16-bit floating point numbers



## **Dynamic Fixed Point Numbers**

- Alternate way of representing fractional numbers
- "Dynamic" because the number of fractional bits can vary based on data type and layer





## **Effects of Reduced Precision**

#### **Cost of Operations**

|                     |                |                                                      |               | •                                    |
|---------------------|----------------|------------------------------------------------------|---------------|--------------------------------------|
| Operation:          | Energy<br>(pJ) | Relative Energy Cost                                 | Area<br>(μm²) | Relative Area Cost                   |
| 8b Add              | 0.03           |                                                      | 36            |                                      |
| 16b Add             | 0.05           |                                                      | 67            |                                      |
| 32b Add             | 0.1            |                                                      | 137           |                                      |
| 16b FP Add          | 0.4            |                                                      | 1360          |                                      |
| 32b FP Add          | 0.9            |                                                      | 4184          |                                      |
| 8b Mult             | 0.2            |                                                      | 282           |                                      |
| 32b Mult            | 3.1            |                                                      | 3495          |                                      |
| 16b FP Mult         | 1.1            |                                                      | 1640          |                                      |
| 32b FP Mult         | 3.7            |                                                      | 7700          |                                      |
| 32b SRAM Read (8KB) | 5              |                                                      | N/A           |                                      |
| 32b DRAM Read       | 640            |                                                      | N/A           |                                      |
|                     |                | 1 10 10 <sup>2</sup> 10 <sup>3</sup> 10 <sup>4</sup> |               | 1 10 10 <sup>2</sup> 10 <sup>3</sup> |

[Horowitz, "Computing's Energy Problem (and what we can do about it)", ISSCC 2014]

l'liT 📀



#### **Summary of Reduce Precision**

| Category                     | Method                             | Weights<br>(# of bits) | Activations (# of bits) | Accuracy Loss vs. 32-bit float (%) |
|------------------------------|------------------------------------|------------------------|-------------------------|------------------------------------|
| Dynamic Fixed                | w/o fine-tuning                    | 8                      | 10                      | 0.4                                |
| Point                        | w/ fine-tuning                     | 8                      | 8                       | 0.6                                |
| Reduce weight                | Ternary weights<br>Networks (TWN)  | 2*                     | 32                      | 3.7                                |
|                              | Trained Ternary Quantization (TTQ) | 2*                     | 32                      | 0.6                                |
|                              | Binary Connect (BC)                | 1                      | 32                      | 19.2                               |
|                              | Binary Weight Net (BWN)            | 1*                     | 32                      | 0.8                                |
| Reduce weight and activation | Binarized Neural Net (BNN)         | 1                      | 1                       | 29.8                               |
|                              | XNOR-Net                           | 1*                     | 1                       | 11                                 |
| Non-Linear                   | LogNet                             | 5(conv), 4(fc)         | 4                       | 3.2                                |
|                              | Weight Sharing                     | 8(conv), 4(fc)         | 16                      | 0                                  |

<sup>\*</sup> first and last layers are 32-bit float

Full list @ [Sze et al., arXiv, 2017] <sup>25</sup>

## **Impact on Accuracy**







## Hardware Specific Speedups

- Predicated (Speculative) execution
- Branch delay slots
- Tailored to streaming workloads
  - Specialized data and memory paths
- Full support for sparse data structures
- Application specific hardware support
  - O Ex: Tensorflow and TPU

#### Overview

- 1. What are Neural Networks?
- 2. How can we speed up Neural Network training?
- → 3. What kind of hardware exists that supports neural networks?
  - a. General: CPU, GPU
  - b. Specialized: FPGA, ASICs
    - i. Tensor Processing Units (TPU)
    - ii. Visual Processing Unit (VPU)
  - 4. What is the future of hardware support for Neural Networks?

# **Machine Learning Hardware (Overview)**



### **Neural Networks on Hardware**

- Most NN are still implemented on software on sequential machines
- More can be gained from NN implemented on hardware
  - Exploits parallelism inherent in neural networks without undue costs



# **Neural Network Hardware (CPUs)**

- Memory locality
  - Make use of CPU caches
- Loop Unrolling
  - Remove hazards
- Multiple Accumulators
  - Allow for more pipelining
- Batched Classification
  - Group together multiple inputs in the classification phase of a neural network

```
c += a[i]*b[i] + a[i+1]*b[i+1] + a[i+2]*b[i+2] + a[i+3]*b[i+3]
c0 += a[i]*b[i];
c1 += a[i+1]*b[i+1];
c2 += a[i+2]*b[i+2];
c3 += a[i+3]*b[i+3];
c = c0 + c1 + c2 + c3;
```



# **Neural Network Hardware (CPU)**

#### SIMD

- Perform multiple operations in parallel on contiguous data
- High Memory Locality required
- Memory alignment required
- Without batching, CPU is not a good hardware platform for certain neural networks



# **Neural Network Hardware (GPUs)**

- Massive Parallelism
  - Use Neural Network independence
- Large amount of ALUs
  - For fast, simple instructions
- Batching
  - Linear improvements from batching processes

|     | Batch size | Processing 1s<br>of speech |
|-----|------------|----------------------------|
| CPU | 1          | 1360 ms                    |
| GPU | 1          | 490 ms                     |
|     | 2          | 250 ms                     |
|     | 4          | 125 ms                     |
|     | 8          | 66 ms                      |
|     | 128        | 20 ms                      |



## Neural Network Hardware (CPU vs. GPU)

- Depends on the type of Neural Network
  - Batching possible: GPU
    - Speech-recognition Neural Network
  - Batching not possible: CPU
    - More performance for power
    - Limited parallelization possible
- Both suffer from under-utilization
  - Limited data reuse due to varying weight-matrices



# Field Programmable Gate Arrays (FPGAs)



- Devices that permit implementation of digital systems
  - o array of logic components configured by bitstream
- Current research attempting to make digital processing techniques resemble the biological structure of the brain



## **FPGA Architecture**



- Until 1990's FPGAs were not considered
  - Never large enough or fast enough for NN applications
- Current FPGAs most realistic alternative for NN
- FPGAs cannot match ASIC processors in performance
  - However, have a better cost:performance ratios for applications

- Have capacity for reconfiguration, so can have range of applications - meaning many types of NN
- Can implement NN models:
  - Multi-layer perceptrons
  - Kohonen's self-organizing feature map
  - Associative memory networks
- NN exhibit several types of parallelism
  - Except for very small networks, fully parallel implementation in hardware is not feasible, so virtual parallelism necessary

#### Parallelism that works on FPGAs

- Training parallelism
  - Different training sequences run in parallel (on SIMD or MIMD processors)
  - Level of parallelism usually medium, fully mapped onto large FPGAs
- Layer Parallelism
  - In multilayer network, multiple layers processed in parallel
  - Level of parallelism usually low, so limited value. Can be fully mapped onto FPGAs

- Parallelism that works on FPGAs (cont.)
  - Node Parallelism
    - Corresponds to individual neurons
    - Most important level of parallelism, because if fully exploited, parallelism of above higher levels also fully exploited
    - Since number of neurons can be in millions, may not be possible to fully exploit
    - Matches FPGAs very well, typical FPGA has many "cells" that operate in parallel, onto which neurons can be mapped



# **Application Specific Integrated Circuit (ASIC)**

- Integrated circuit (IC) customized for a particular use
  - rather than intended for general-purpose use
- Over 100 million logic gates
- Modern ASICs often include entire microprocessors, memory blocks (ROM, RAM, EEPROM), flash memory, and and other large building blocks
  - These types of ASICs are termed SoC (system-on-chip)



# **Neural Networks (ASICs)**

- Numerous Neural Network ASIC implementations
  - O TPU
  - Dell-Graphcore IPU
    - "improving performance and efficiency by between 10x to 100x"
  - Numerous other proposed ASICs
- Optimized to fit requirements
  - Power efficiency
  - O Cost
  - High performance



# Neural Networks Research (FPGA & ASICs)























# **Tensor Processing Units (TPUs)**

- Developed first by Google in 2013
- Made to keep up with the growing demand for responses from Neural Nets as their popularity increases
  - high throughput of low-precision multiplications
- Used mainly in inference (or prediction) of the neural network
  - GPUs still mainly used for training
  - The technology is still proprietary (only used in Google)

## **Tensor Processing Unit Organization**



Gathers the weights to multiply the input with

## **Tensor Processing Unit Organization**



Prepares the inputs to be multiplied

The unified buffer stores the activation functions for the neurons

## **Tensor Processing Unit Organization**



#### Heart of the TPU

- Can perform 256 x 256 8-bit operations in one cycle
- Stores result in Accumulator (situated below)

## **Matrix Multiply Unit (Systolic Array)**

- A 256 x 256 matrix is loaded into the MMU
- A B x 256 matrix is multiplied to this matrix vector by vector
- This will take B pipelined cycles to complete (with some latency)

Example: A matrix of 10 x 256 is multiplied with a 256 x 256 matrix will take 10 cycles.





Imagine we want to multiply matrix A with a matrix W. The result will be matrix Y.

i.e.

$$A \times W = Y$$





Step 1: Load weights into systolic array





Step 2: Load inputs into systolic array array control





Step 3: Propagate through systolic array T = 1





Step 3: Propagate through systolic array T = 2





Step 3: Propagate through systolic array T = 3





Step 3: Propagate through systolic array

T = 4 (first element emerges)





Step 3: Propagate through systolic array T = 5





Step 3: Propagate through systolic array T = 6





Step 3: Propagate through systolic array T = 7





Step 3: Propagate through systolic array T = 8

### **Visual Processing Units (VPUs)**

- Commercially available for applications in computation on "the edge"
- Primarily used for inference (prediction)
- Best suited for low-power image / video processing
  - Handles sparse arrays
  - Runs at about .9 Watts (5V at around 180mA)
    - Compare this to ~80 W for a typical CPU
    - Or ~160 W for a typical GPU



## **VPU Organization**

























### Demo!

#### **Overview**

- 1. What are Neural Networks?
- 2. How can we speed up Neural Network training?
- 3. What kind of hardware exists that supports neural networks?
- → 4. What is the future of hardware support for Neural Networks?
  - a. Current Trends
  - b. New Developments

### The Future of Neural Networks

- Cloud Computing
- Edge Computing
- Quantum Computing



### **Cloud Computing for Neural Networks?**

#### **Advantages**

- Scalability
- Flexibility
- Renting vs Purchasing
- Cloud Benefits

#### Disadvantages

- Availability
- Customizability
- Security
- Latency
- Bandwidth



### **Cloud Computing for Neural Networks?**

- Amazon Web Services (AWS)
- Google Cloud Platform (GCP)
- IBM Cloud (...IBM Cloud)





### **Amazon Web Services**

- Amazon SageMaker
  - Al Development Workflow Software
- Deep Learning AMIs
  - Pre-configured Deep Learning Applications
- TensorFlow and PyTorch Solutions
  - Using SageMaker or AMIs





# **Google Cloud Platform**

- Al Hub
  - Repository of Al Components
- Al Building Blocks
  - Tools for AI Development
- Al Platform
  - Code-based Dev. Environment
  - O VMs and Hardware





### **IBM Cloud**

- IBM Watson and IBM Watson Studio
  - Open, Multi-Cloud AI Platform
- On-Site with z/OS
  - Watson ML for Mainframes
- IBM SPSS® Modeler
  - Graphical Analytics Platform



## **Edge Computing**

### **Quantum Computing**





### **Quantum Computing in 2 Minutes or Less**

### Quantum Superposition for QC

- Need a two-state quantum system
  - A spin and magnetic field!
  - A photon can be vertically or horizontally charged
- O While unobserved, has a superposition of probabilities for being in either state A or B, so for computing, 1 or 0
- Once measured, it collapses into state A or B

#### Qbits

Quantum Bits, due to probability, it is a bit that can be 0,
 1, or both 0 and 1 at the same time



### **Quantum Computing in 2 Minutes or Less**

#### Bits vs Qbits

- 4 bits can only be in one state at once
- 4 qbits can be in all the possible states of 4 bits at once
- So, 4 qbits can represent the amount of configurations equal to the amount of possibilities of 4 bits (16)
- 2^(n) configurations at once, since bits have 2^(n) configurations possible
- Even faster with Entanglement
  - Only need to measure one Qbit in an entangled pair



### **Quantum Computing in 2 Minutes or Less**

#### Logic Gates vs Quantum Gates

- Logic Gates have 1 or 2 inputs and 1 definite output
- Quantum Gates takes in superpositions, manipulates probabilities, and produces a superposition as an output; a probability instead of a definite output
- Eventually, we measure it, collapsing the Qbits to Bits
  - You just got all possible calculations done at once, giving you the answer that is **probably** right, but checking may be necessary



### **D-Wave Systems**

- They heard all that and said "let's do that"
- D-Wave QPU
- D-Wave 2000Q System





### **Quantum Computing for Neural Networks**

- Supercomputers vs Quantum Computers:
   "Comparing apples and fish"
- Detecting patterns extremely faster
  - Experiment with IBM Q system with Raytheon BBN's team
  - 100x faster with 5 qbits than non-quantum algorithm



### **Questions?**



# **Supporting Slides**

### **Optimization Software**



**Software for Neural Network Optimization** 





### **Bibliography**

- 1. https://static.googleusercontent.com/media/research.google.com/en//pubs/archive/37631.pdf
- 2. <a href="https://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=7929192">https://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=7929192</a>
- $3. \quad \frac{\text{http://delivery.acm.org/10.1145/1560000/1553486/p873-raina.pdf?ip=130.215.210.57&id=1553486&acc=ACTIVE%20SERVICE\&key=7777116298C9657D%2E71E5F5E8}{889A3E17\%2E4D4702B0C3E38B35\%2E4D4702B0C3E38B35\&acm=1554212705bcfb08af50369dfddd85c3fdf9305560}$
- 4. <a href="https://en.wikichip.org/wiki/movidius/microarchitectures/shave\_v2.0#Floorplan">https://en.wikichip.org/wiki/movidius/microarchitectures/shave\_v2.0#Floorplan</a>
- 5. <a href="https://medium.com/@antonpaquin/whats-inside-a-tpu-c013eb51973e">https://medium.com/@antonpaquin/whats-inside-a-tpu-c013eb51973e</a>
- 6. http://www.telesens.co/2018/07/30/systolic-architectures/
- 7. <a href="https://medium.com/@EskoKilpi/neural-networks-as-the-architecture-of-human-work-3f9d20f019a3">https://medium.com/@EskoKilpi/neural-networks-as-the-architecture-of-human-work-3f9d20f019a3</a>
- 8. <a href="https://towardsdatascience.com/artistic-style-transfer-b7566a216431">https://towardsdatascience.com/artistic-style-transfer-b7566a216431</a>